DocumentCode :
2657052
Title :
Enhanced performance in strained n-FET with double-recessed Si:C source/drain and lattice-mismatched SiGe strain-transfer structure (STS)
Author :
Ang, Kah-Wee ; Wong, Hoong-Shing ; Balasubramanian, N. ; Samudra, Ganesh ; Yeo, Yee-Chia
fYear :
2007
fDate :
12-14 Dec. 2007
Firstpage :
1
Lastpage :
2
Abstract :
We report on further performance optimization in a novel n-channel transistor (n-FET) with beneath-the-channel strain-transfer structure (STS) and embedded silicon-carbon source/drain (Si:C S/D) stressors. The incorporation of SiGe STS couples additional strain from the S/D stressors to the overlying Si channel, leading to enhanced strain effects in the channel region. In addition, a two-step recess-etch was used to bring the double-recessed S/D stressors in closer proximity, increasing their lattice interactions with the channel and the STS, thereby significantly increasing the saturation drive current Ionmiddot enhancement over control devices.
Keywords :
Ge-Si alloys; carbon; elemental semiconductors; field effect transistors; semiconductor heterojunctions; semiconductor materials; silicon; Si:C; SiGe; enhanced strain effects; lattice interactions; n-channel transistor; silicon-carbon source-drain stressors; strain-transfer structure; strained n-FET; Capacitive sensors; Electron mobility; Etching; Germanium silicon alloys; Lattices; Optimization; Silicon germanium; Sociotechnical systems; Strain control; Tensile strain;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Semiconductor Device Research Symposium, 2007 International
Conference_Location :
College Park, MD
Print_ISBN :
978-1-4244-1892-3
Electronic_ISBN :
978-1-4244-1892-3
Type :
conf
DOI :
10.1109/ISDRS.2007.4422277
Filename :
4422277
Link To Document :
بازگشت