Title :
An efficient configuration unit design for VLIW based reconfigurable processors
Author :
Iqbal, M. Aqeel ; Awan, Uzma Saeed
Author_Institution :
Inst. of Eng. & Manage. Sci., Found. Univ., Rawalpindi
Abstract :
The reconfigurable processors are the leading platforms being under consideration as a role model for reconfigurable computing systems. An application can be greatly accelerated by placing its computationally intensive portions of algorithms onto the reconfigurable platform. The gains are realized because the reconfigurable computing combines the benefits of both; the software and the ASIC solutions. However, the advantages of reconfigurable computing do not come without a cost. By requiring multiple reconfigurations to complete a computation, the time required to reconfigure the hardware significantly degrades the performance of such systems. The emerging reconfigurable architectures are focusing the efficient solutions for the configuration unit designs. Configuration unit is responsible for managing all activities relevant to the system configuration and hence it plays a vital role in reconfigurable processors. In this research paper an efficient configuration unit design has been presented for a VLIW based reconfigurable processor. The presented configuration unit is expected to be one of the most efficient design alternatives being available for reconfigurable processors. The presented configuration unit design is capable of loading the minimum configuration streams with the most optimal configuration overheads and hence it leads to a dramatic enhancement in the performance of reconfigurable processor.
Keywords :
logic design; microprocessor chips; parallel architectures; reconfigurable architectures; VLIW based reconfigurable processors; configuration unit designs; efficient configuration unit design; multiple reconfigurations; reconfigurable architecture; reconfigurable computing systems; reconfigurable platform; system configuration; Application specific integrated circuits; Application specific processors; Computer architecture; Coprocessors; Field programmable gate arrays; Hardware; Microprocessors; Programmable logic arrays; Reconfigurable logic; VLIW; Configurable Logic Blocks; Field Programmable Gate Arrays; Multi-port Configuration Memory; Reconfigurable Logic; Reconfigurable Processors;
Conference_Titel :
Multitopic Conference, 2008. INMIC 2008. IEEE International
Conference_Location :
Karachi
Print_ISBN :
978-1-4244-2823-6
Electronic_ISBN :
978-1-4244-2824-3
DOI :
10.1109/INMIC.2008.4777706