DocumentCode :
2658625
Title :
Bulk encryption crypto-processor for smart cards: design and implementation
Author :
Sklavos, N. ; Selimis, G. ; Koufopavlou, O.
Author_Institution :
Electr. & Comput. Eng. Dept., Patras Univ., Greece
fYear :
2004
fDate :
13-15 Dec. 2004
Firstpage :
579
Lastpage :
582
Abstract :
The evolution of a cipher has no practical impact if it has only a theoretical background. Every encryption algorithm should exploit as much as possible the conditions of the specific system without omitting the physical, area and timing limitations. The smart card environment lacks system resources, but commercial and economic transactions via smart cards demand the use of certificated and secure cryptographic methods. This fact requires new ways of designing architectures for secure and reliable smart card systems. A crypto-processor architecture and its VLSI implementation for smart card bulk encryption is proposed. The proposed architecture achieves 30% area resource reduction and has a throughput value much greater than smart card standards specify.
Keywords :
VLSI; cryptography; field programmable gate arrays; integrated circuit layout; logic design; microprocessor chips; smart cards; FPGA synthesis; VLSI; area limitations; area resource reduction; bulk encryption crypto-processor; commercial transactions; economic transactions; physical limitations; smart cards; timing limitations; Credit cards; Cryptography; EPROM; Economic forecasting; Field programmable gate arrays; Microprocessors; NIST; Read only memory; Smart cards; Telephony;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronics, Circuits and Systems, 2004. ICECS 2004. Proceedings of the 2004 11th IEEE International Conference on
Print_ISBN :
0-7803-8715-5
Type :
conf
DOI :
10.1109/ICECS.2004.1399747
Filename :
1399747
Link To Document :
بازگشت