DocumentCode :
2658771
Title :
Performance improvement of edge-triggered sequential circuits
Author :
Taskin, Baris ; Kourtev, Ivan S.
Author_Institution :
Electr. & Comput. Eng. Dept., Univ. of Pittsburgh, PA, USA
fYear :
2004
fDate :
13-15 Dec. 2004
Firstpage :
607
Lastpage :
610
Abstract :
The paper presents a novel delay insertion method to improve the performance of edge-triggered sequential circuits through clock skew scheduling. Clock skew scheduling (CSS) is performed on synchronous circuits in order to increase the maximum operating frequency. With CSS, the original circuit topology is preserved while the clock distribution network is modified to satisfy an optimal clock skew schedule. The paper proposes a circuit modification technique consisting of delay insertion into logic paths in order to improve the minimum possible clock period. In experiments, improvements of up to 90% are observed over the zero clock skew, flip-flop based circuits for the selected ISCAS´89 suite of benchmark circuits.
Keywords :
VLSI; delays; flip-flops; integrated circuit design; logic design; network topology; scheduling; sequential circuits; benchmark circuits; circuit topology; clock skew scheduling; delay insertion method; digital VLSI circuit design; edge-triggered sequential circuits; flip-flop based circuits; logic paths; synchronous circuits; Cascading style sheets; Clocks; Delay effects; Flip-flops; Frequency; Job shop scheduling; Processor scheduling; Scheduling algorithm; Sequential circuits; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronics, Circuits and Systems, 2004. ICECS 2004. Proceedings of the 2004 11th IEEE International Conference on
Print_ISBN :
0-7803-8715-5
Type :
conf
DOI :
10.1109/ICECS.2004.1399754
Filename :
1399754
Link To Document :
بازگشت