Title : 
A 2.2-mW 20–135-MHz False-Lock-Free DLL for Display Interface in 0.15- 
 
  CMOS
 
         
        
            Author : 
Yong-Hwan Moon ; In-Seok Kong ; Young-Soo Ryu ; Jin-Ku Kang
         
        
            Author_Institution : 
Dept. of Electron. Eng., Inha Univ., Incheon, South Korea
         
        
        
        
        
        
        
        
            Abstract : 
This brief describes a wide-range operating false-lock-free delay-locked loop (DLL) for a low-voltage differential signaling (LVDS) display interface. A false-lock detector circuit and a self-reset circuit internally prevent any possible false locks in a robust way. The proposed DLL immediately removes stuck false locks caused by an improper phase detector state. The DLL circuit does not require the duty ratio of the input clock to be 50%. The proposed circuit has been fabricated using the 0.15-μm 1P-6M mixed-mode CMOS technology. The proposed DLL is implemented for an LVDS display interface and supports operating from 20 to 135 MHz without any error. It consumes 2.2 mW under a 130-MHz operation.
         
        
            Keywords : 
CMOS analogue integrated circuits; delay lock loops; display devices; phase detectors; 1P-6M mixed-mode CMOS technology; LVDS display interface; false-lock detector circuit; false-lock-free DLL circuit; frequency 20 MHz to 135 MHz; low-voltage differential signaling; phase detector state; power 2.2 mW; self-reset circuit; size 0.15 mum; stuck false locks; wide-range operating false-lock-free delay-locked loop; CMOS integrated circuits; Charge pumps; Clocks; Delays; Detectors; Harmonic analysis; Power harmonic filters; Complementary metal??oxide??semiconductor (CMOS); delay-locked loop (DLL); display interface; false lock; harmonic lock;
         
        
        
            Journal_Title : 
Circuits and Systems II: Express Briefs, IEEE Transactions on
         
        
        
        
        
            DOI : 
10.1109/TCSII.2014.2327338