DocumentCode :
2660211
Title :
A High Speed Interleaver for Emerging Wireless Communications
Author :
Wu, Yuan-Wei ; Ting, Pangan ; Ma, Hsi-Pin
Author_Institution :
Comput. & Commun. Lab., Ind. Technol. Res. Inst., Hsinchu
Volume :
2
fYear :
2005
fDate :
16-16 June 2005
Firstpage :
1192
Lastpage :
1197
Abstract :
In this paper, a novel high-speed interleaver/deinterleaver is proposed. As data rates demanded in emerging communication applications increase, architectures for high-speed interleaving become essential. Three pipelined blocks comprise the interleaver to execute three permutation steps in high speed. The addition of static random access memories (SRAM) in stage 1 speeds up 24 times of interleaving efficiency. Operating at 200 MHz, this design accomplishes the overall throughput of 4.8 Gbps. The memory architecture of this interleaver can be configured to dynamically enable and disable memory blocks for low power consumption. This flexible design can perform both interleaving and deinterleaving functions. It supports different wireless standards as well, such as IEEE standard (Std.) 802.16a, IEEE Std. 802.11a/g, and IEEE 802.11 in proposal
Keywords :
SRAM chips; interleaved codes; memory architecture; radio networks; SRAM; high-speed interleaver-deinterleaver; memory architecture; static random access memories; wireless communications; Application software; Computer architecture; Convolutional codes; Decoding; Interleaved codes; MIMO; Proposals; Random access memory; Turbo codes; Wireless communication;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Wireless Networks, Communications and Mobile Computing, 2005 International Conference on
Conference_Location :
Maui, HI
Print_ISBN :
0-7803-9305-8
Type :
conf
DOI :
10.1109/WIRLES.2005.1549581
Filename :
1549581
Link To Document :
بازگشت