Title :
A hybrid power model for RTL power estimation
Author :
Jiang, Yi Min ; Huang, Shi Yu ; Cheng, Kwang Ting ; Wang, Dwborah C. ; Ho, Ching Yen
Author_Institution :
Dept. of Electr. & Comput. Eng., California Univ., Santa Barbara, CA, USA
Abstract :
We propose a hybrid power model for estimating the power dissipation of a design at the RT-level. This new model combines the advantages of both RT-level and gate-level approaches. We investigate the relationship between steady-state transition power and overall power dissipation. We observe that, statistically, two input sequences causing similar amount of steady-state transitions will exhibit similar overall power dissipation for an RTL module. Based on this observation, we propose a method to construct a hybrid power model for RTL modules. We further propose a hierarchical power estimation method for estimating the power dissipation of data-path consisting of RTL modules. Experimental results show that, for full-chip power estimation, the estimation time of the technique based on our power models is on average 275 times faster than directly running a commercial transistor-level power simulator, and the errors are less than 6% as compared to the transistor-level power simulation results
Keywords :
logic CAD; logic circuits; modules; power consumption; RT-level; RTL modules; RTL power estimation; hierarchical power estimation; hybrid power model; power dissipation; Circuits; Drives; Electronic mail; Large scale integration; Logic; Power dissipation; Power engineering and energy; Power engineering computing; Steady-state; Very large scale integration;
Conference_Titel :
Design Automation Conference 1998. Proceedings of the ASP-DAC '98. Asia and South Pacific
Conference_Location :
Yokohama
Print_ISBN :
0-7803-4425-1
DOI :
10.1109/ASPDAC.1998.669550