DocumentCode :
2660481
Title :
Carrier-transport-enhanced CMOS using new channel materials and structures
Author :
Takagi, Shinichi ; Irisawa, Toshifumi ; Tezuka, Tsutomu ; Nakaharai, Shu ; Usuda, Koji ; Hirashita, Norio ; Takenaka, Mitsuru ; Sugiyama, N.
Author_Institution :
MIRAI-AIST, Tokyo
fYear :
2007
fDate :
12-14 Dec. 2007
Firstpage :
1
Lastpage :
2
Abstract :
While the mobility is still an important parameter to describe the current drive under sub-100 nm regime, the reduction in the effective mass is more essential in increasing the on-current under ballistic or near-ballistic transport. When applying those technologies to future technology nodes, we need to take into account the following issues; (1) successive increase in carrier transport properties with a progression in technology nodes, (2) individual optimization of nMOS and pMOS channel structures and (3) compatibility with multi-gate structures. This paper reviews our recent results on these carrier-transport-enhanced CMOS structures on the Si platform for future high performance and low power LSIs.
Keywords :
CMOS integrated circuits; ballistic transport; carrier mobility; large scale integration; low-power electronics; carrier-transport-enhanced CMOS; channel materials; channel structures; effective mass; high performance LSI; low power LSI; multi-gate structures; near-ballistic transport; CMOS technology; Capacitive sensors; Compressive stress; Electron mobility; FinFETs; Germanium silicon alloys; MOS devices; MOSFET circuits; Silicon germanium; Tensile strain;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Semiconductor Device Research Symposium, 2007 International
Conference_Location :
College Park, MD
Print_ISBN :
978-1-4244-1891-6
Electronic_ISBN :
978-1-4244-1892-3
Type :
conf
DOI :
10.1109/ISDRS.2007.4422466
Filename :
4422466
Link To Document :
بازگشت