DocumentCode :
2660766
Title :
SEAS: a system for early analysis of SoCs
Author :
Bergamaschi, Reinaldo A. ; Shin, Youngsoo ; Dhanwada, Nagu ; Bhattacharya, Subhrajit ; Dougherty, W.E. ; Nair, Lndira ; Darringer, John ; Paliwal, Sarala
Author_Institution :
T.J. Watson Res. Center, IBM, Yorktown Heights, NY, USA
fYear :
2003
fDate :
1-3 Oct. 2003
Firstpage :
150
Lastpage :
155
Abstract :
Systems-on-chip (SoC) continue to be very complex to design and verify, despite extensive component reuse. Although reusable components are predesigned and preverified, when they are assembled in an SoC there is no guarantee that the whole system will behave as expected from a performance, cost and integration point of view. In many cases this is because of faulty early design decisions regarding the architecture, core selection, floorplanning, etc. This paper presents a system for early analysis of SoCs which helps designers make early decisions regarding performance, area, timing and power; and allows them to quickly evaluate cross-domain effects, such as the effect that an architectural decision may have on the performance and chip area.
Keywords :
computer architecture; integrated circuit layout; system-on-chip; systems analysis; timing; IP characterization data; SEAS; chip area; core selection; cross-domain effect; design analysis; design space exploration; floorplanning; front-end design; intellectual property; system analysis; system for early analysis of SoCs; systems-on-chip; timing; Algorithm design and analysis; Application specific integrated circuits; DH-HEMTs; Electronic design automation and methodology; Laboratories; Logic design; Performance analysis; Permission; Process design; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Hardware/Software Codesign and System Synthesis, 2003. First IEEE/ACM/IFIP International Conference on
Conference_Location :
Newport Beach, CA, USA
Print_ISBN :
1-58113-742-7
Type :
conf
DOI :
10.1109/CODESS.2003.1275275
Filename :
1275275
Link To Document :
بازگشت