Title :
Fully programmable decoder architecture for structured and unstructured LDPC codes
Author :
Beuschel, Christiane ; Pfleiderer, Hans-Jörg
Author_Institution :
Inst. of Microelectron., Univ. of Ulm, Ulm, Germany
Abstract :
In this article we present a fully programmable and scalable partly-parallel LDPC decoder architecture together with an optimum mapping and scheduling algorithm. The proposed algorithm exploits the full parallelism of the architecture at any time for any code, which means that the mapping algorithm achieves 100% utilization of the architecture. The proposed design is fully programmable and can be reconfigured for a different LDPC code by changing the initialization of the control memory. Thus the architecture can be used for a multi-standard decoder which supports decoding of any structured or unstructured LDPC code. Furthermore, the parallelism of the architecture is unconstrained and fully scalable which allows to exchange hardware cost and throughput with fine granularity. In contrast to previously proposed programmable designs our approach uses parallel variable and check node processing and thus doubles the data throughput.
Keywords :
decoding; parity check codes; scheduling; LDPC code; check node processing; control memory; fully programmable decoder architecture; multistandard decoder; optimum mapping algorithm; parallel variable; scheduling algorithm; Belief propagation; Bipartite graph; Hardware; Iterative decoding; Memory architecture; Microelectronics; Parity check codes; Scheduling algorithm; Sparse matrices; Throughput;
Conference_Titel :
Wireless Communication, Vehicular Technology, Information Theory and Aerospace & Electronic Systems Technology, 2009. Wireless VITAE 2009. 1st International Conference on
Conference_Location :
Aalborg
Print_ISBN :
978-1-4244-4066-5
Electronic_ISBN :
978-1-4244-4067-2
DOI :
10.1109/WIRELESSVITAE.2009.5172542