Title :
From recursive algorithm to parallel VLSI accelerator: a hierarchical design system with testbed
Author :
Deprettere, Ed F.
Author_Institution :
Dept. of Electr. Eng., Univ. of the Netherlands, Delft, Netherlands
Abstract :
An instance of a design method allowing the interactive mapping of certain recursive algorithms to nearest-neighbor SMD (single-instruction, multiple data stream) processor arrays is considered. The design system accepts certain sequential iterative algorithms and aids the designer in obtaining any desired fixed size parallel or pipeline (VLSI) implementation. The authors give a concise description of a prototype design system that supports the mapping trajectory, including the VLSI design of the processor elements, as well as the testing of the functional behavior of both an individual processor and the processor array in a real-world environment. An illustrative example is given
Keywords :
VLSI; multiprocessing systems; parallel architectures; pipeline processing; VLSI; functional behavior; hierarchical design system; interactive mapping; mapping trajectory; nearest-neighbor SMD; parallel VLSI accelerator; pipeline; processor array; real-world environment; recursive algorithm; sequential iterative algorithms; single-instruction, multiple data stream; testbed; Algorithm design and analysis; Design methodology; Hardware; Iterative algorithms; Life estimation; Nearest neighbor searches; Pipeline processing; Signal processing algorithms; System testing; Very large scale integration;
Conference_Titel :
Circuits and Systems, 1988., IEEE International Symposium on
Conference_Location :
Espoo
DOI :
10.1109/ISCAS.1988.15507