DocumentCode :
2662679
Title :
A parameterized automatic cache generator for FPGAs
Author :
Yiannacouras, Peter ; Rose, Jonathan
Author_Institution :
Dept. of Electr. & Comput. Eng., Toronto Univ., Ont., Canada
fYear :
2003
fDate :
15-17 Dec. 2003
Firstpage :
324
Lastpage :
327
Abstract :
Caches in FPGAs can improve the performance of soft processors and other applications beset by slow storage components. In this paper we present a cache generator which can produce caches with a variety of associativities, latencies, and dimensions. This tool allows system designers to effortlessly create, and investigate different caches in order to better meet the needs of their target system. The effect of these three parameters on the area and speed of the caches is also examined and we show that the designs can meet a wide range of specifications and are in general fast and compact.
Keywords :
cache storage; field programmable gate arrays; memory architecture; FPGA; field programmable gate array; parameterized automatic cache generator; storage components; Arithmetic; Delay; Field programmable gate arrays; Hardware design languages; Programmable logic arrays; Random access memory; Resource management; Software performance; Statistics; Strontium;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Field-Programmable Technology (FPT), 2003. Proceedings. 2003 IEEE International Conference on
Print_ISBN :
0-7803-8320-6
Type :
conf
DOI :
10.1109/FPT.2003.1275768
Filename :
1275768
Link To Document :
بازگشت