Title :
Real-time parallel processor for on-board airborne synthetic aperture radar (SAR)
Author :
Prati, C. ; Rampa, V.
Author_Institution :
CSTS-CNR, Milano, Italy
Abstract :
A real-time modular architecture that implements an airborne synthetic aperture radar (SAR) processor is described. A high-efficiency computation SAR data-focusing algorithm is used in order to design a scalable architecture able to be adapted to different SAR missions. A multiprocessor digital signal processing (DSP) architecture meets both of the requirements of a high computation throughput, imposed by the real-time focusing algorithm, and of a modular onboard airborne structure. The system design is partitioned into the range-focusing circuit and the azimuth-focusing circuit. While the first stage uses a pipeline structure to interconnect the DSP processors, the azimuth subsystem implements a single input/multiple data structure. This permits an easier growth of processing capabilities and limits the inter-processor communications to a reasonable factor
Keywords :
digital signal processing chips; parallel architectures; pipeline processing; radar equipment; azimuth-focusing circuit; data-focusing algorithm; inter-processor communications; multiprocessor digital signal processing; on-board airborne synthetic aperture radar; parallel processor; pipeline structure; range-focusing circuit; real-time modular architecture; scalable architecture; single input/multiple data structure; Algorithm design and analysis; Azimuth; Computer architecture; Digital signal processing; Integrated circuit interconnections; Partitioning algorithms; Pipelines; Signal processing algorithms; Synthetic aperture radar; Throughput;
Conference_Titel :
Circuits and Systems, 1990., IEEE International Symposium on
Conference_Location :
New Orleans, LA
DOI :
10.1109/ISCAS.1990.112618