DocumentCode :
2664874
Title :
Issues in logic synthesis for delay and bridging faults
Author :
Roy, Kaushik ; Chatterjee, Abhijit ; Abraham, Jacob
Author_Institution :
Coordinated Sci. Lab., Illinois Univ., Urbana, IL, USA
fYear :
1990
fDate :
1-3 May 1990
Firstpage :
3101
Abstract :
The synthesis and testing issues for certain nonclassical faults (delay and bridging faults) are considered. Cost versus performance tradeoffs in synthesizing circuits which are robust delay fault testable are first examined. A new type of scan latch design is presented for robust delay fault testability of sequential circuits. The testability of bridging faults in combinational logic is also addressed. Tests are generated using implicit don´t cares obtained for the circuit during the synthesis process. A PODEM-based algorithm has been developed for fast detection of a class of bridging faults
Keywords :
combinatorial circuits; delays; fault location; logic design; logic testing; sequential circuits; PODEM-based algorithm; bridging faults; combinational logic; fast detection; logic synthesis; robust delay fault testability; scan latch design; sequential circuits; testing; Circuit faults; Circuit synthesis; Circuit testing; Costs; Delay; Latches; Logic testing; Robustness; Sequential analysis; Sequential circuits;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 1990., IEEE International Symposium on
Conference_Location :
New Orleans, LA
Type :
conf
DOI :
10.1109/ISCAS.1990.112668
Filename :
112668
Link To Document :
بازگشت