Title :
Design of parallel LDPC interleaver architecture: A bipartite edge coloring approach
Author :
Sani, Awais ; Coussy, Philippe ; Chavet, Cyrille ; Martin, Eric
Author_Institution :
Lab.-STICC, Univ. de Bretagne-Sud, Lorient, France
Abstract :
Parallel hardware architecture proves to be an excellent compromise between area, cost, flexibility and high throughput in the hardware design of LDPC decoder. However, this type of architecture suffers from memory mapping problem: concurrent read and write accesses to data have to be performed at each time instance without any conflict. In this paper, we present an original approach based on the tanner graph modeling and a modified bipartite edge coloring algorithm to design parallel LDPC interleaver architecture.
Keywords :
graph colouring; interleaved codes; parallel architectures; parity check codes; bipartite edge coloring; concurrent read-write access; low density parity check code; memory mapping problem; parallel LDPC interleaver architecture design;
Conference_Titel :
Electronics, Circuits, and Systems (ICECS), 2010 17th IEEE International Conference on
Conference_Location :
Athens
Print_ISBN :
978-1-4244-8155-2
DOI :
10.1109/ICECS.2010.5724550