DocumentCode :
2666243
Title :
VLSI implementation and performance of turbo decoding stopping criteria
Author :
Spanos, Angelos ; Paliouras, Vassilis
Author_Institution :
Dept. of Electr. & Comput. Eng., Univ. of Patras, Patras, Greece
fYear :
2010
fDate :
12-15 Dec. 2010
Firstpage :
470
Lastpage :
474
Abstract :
An extension to the HDA termination criterion, the hardware implementation, and the performance of four stopping criteria for turbo decoders are presented in this paper. The proposed criterion is shown to substantially increase the error correction capabilities in terms of BER. A performance comparison in terms of BER of Turbo decoders with fixed number of iterations and early stopping via termination criteria is presented. It is shown that close to optimal error correcting performance is achieved with minimal hardware increase that can significantly improve decoding throughput.
Keywords :
VLSI; error correction; error statistics; iterative decoding; turbo codes; BER; HDA termination criterion; VLSI; error correction capability; hard decision aided termination criteria; iterative decoding; turbo decoder; turbo decoding stopping criteria; Table lookup; Variable speed drives; HDA-2; Hard Decision Aided; Random Termination Criterion; Termination Criteria; Threshold; Turbo Decoding;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronics, Circuits, and Systems (ICECS), 2010 17th IEEE International Conference on
Conference_Location :
Athens
Print_ISBN :
978-1-4244-8155-2
Type :
conf
DOI :
10.1109/ICECS.2010.5724551
Filename :
5724551
Link To Document :
بازگشت