DocumentCode :
2667380
Title :
A CMOS gate array with 600 Mb/s simultaneous bidirectional I/O circuits
Author :
Takahashi, Tatsuro ; Uchida, M. ; Takahashi, Tatsuro ; Yoshino, Rei ; Yamamoto, Manabu ; Kitamura, N.
Author_Institution :
Device Dev. Center, Hitachi Ltd., Tokyo, Japan
fYear :
1995
fDate :
15-17 Feb. 1995
Firstpage :
40
Lastpage :
41
Abstract :
This channel-less CMOS gate array family with 600 Mb/s simultaneous bidirectional I/O circuits use 0.5 /spl mu/m CMOS four-metal-layer-process technology. 610kG raw gates and 608 I/O circuits are integrated in a 15.7/spl times/15.7 mm/sup 2/ chip, housed in a 1000-pin-class package to obtain wide data bandwidth. Various SRAMs and ALUs can be embedded for speed and density. Register files made on gate-array-basic cells are also available. An on-chip PLL macro cell is necessary to reduce clock skew between LSI chips used in systems that operate at frequencies of more than 100 MHz. The PLL generates internal clock frequencies of 100 MHz to 400 MHz with 200 ps of peak to peak jitter.
Keywords :
CMOS logic circuits; data communication; data communication equipment; digital communication; large scale integration; logic arrays; 0.5 micron; 100 to 400 MHz; 600 Mbit/s; CMOS gate array; LSI chip; bidirectional I/O circuits; channelless gate array family; clock skew reduction; four-metal-layer-process technology; onchip PLL macro cell; Bandwidth; CMOS technology; Clocks; Frequency; Integrated circuit technology; Large scale integration; Packaging; Phase locked loops; Registers; System-on-a-chip;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State Circuits Conference, 1995. Digest of Technical Papers. 41st ISSCC, 1995 IEEE International
Conference_Location :
San Francisco, CA, USA
ISSN :
0193-6530
Print_ISBN :
0-7803-2495-1
Type :
conf
DOI :
10.1109/ISSCC.1995.535267
Filename :
535267
Link To Document :
بازگشت