Title :
Universal low/medium speed I/sup 2/C-slave transceiver: a detailed VLSI implementation
Author :
Oudjida, A.K. ; Liacha, A. ; Benamrouche, D. ; Goudjil, M. ; Tiar, R. ; Ouchabane, A.
Author_Institution :
Centre de Developpement des Technol. Avancee, Algiers
Abstract :
Based on a recent market study of an important number of I2 C devices, all fully compliant with the Philips I2C-bus specification, version 2.1, release January 2000, this paper introduces a detailed I2C-slave VLSI-architecture that incorporates all necessary features required by modern ASK/SoC applications, except high speed mode. The design is a general purpose solution offering viable ways to controlling I2C-bus and highly flexible to suit any particular needs. The purpose of this paper is to provide a full description of an up-to-date I2C-slave VLSI-implementation. All related issues, starting from the elaboration of initial specifications, till the final verifications and synthesis, are comprehensively discussed and justified. This includes all issues from basic architectural operations to final software drivers and application. The whole design code, either for synthesis or verification, is implemented in Verilog 2001 (IEEE 1365.) The synthesis design code is technology independent and was simulated at both RTL and gate level with timing back annotation using ModelSim SE 5.8e and synthesized using both Leonardo Spectrum V2001_1d.45 and Xilinx´s XST 6.1i
Keywords :
IEEE standards; VLSI; circuit CAD; integrated circuit design; system-on-chip; transceivers; ASK/SoC applications; I2C devices; IEEE 1365; Leonardo Spectrum V2001_1d.45; ModelSim SE 5.8e; Philips l2C-bus specification; VLSI implementation; VLSI-architecture; Verilog 2001; Xilinx XST 6.1i; intellectual property; inter integrated circuit; serial interface; system-on-chip; timing back annotation; universal low/medium speed I2C-slave transceiver; Application software; Communication system control; Control systems; Digital filters; Integrated circuit synthesis; Master-slave; Protocols; Software standards; Transceivers; Very large scale integration;
Conference_Titel :
Design and Test of Integrated Systems in Nanoscale Technology, 2006. DTIS 2006. International Conference on
Conference_Location :
Tunis
Print_ISBN :
0-7803-9726-6
DOI :
10.1109/DTIS.2006.1708684