DocumentCode :
2668813
Title :
Automated BIST-based diagnostic solution for SOPC
Author :
Sarvi, Alireza ; Fan, Jenny
Author_Institution :
Xilinx, Inc., San Jose, CA
fYear :
2006
fDate :
5-7 Sept. 2006
Firstpage :
263
Lastpage :
267
Abstract :
This paper presents a diagnostic methodology to detect and locate faulty embedded cores IP cores in modern FPGAs. Parameterized Verilog models have been developed to apply the algorithm. Built-in sell-test (BIST) generation and synthesis performed in an automated flow for any given device. The approach is applicable to different cores including, block RAM, multiplier, DSP, etc. and is it scalable to different devices. The technique utilizes existing hardware redundancy and reconfigurability of an FPGA to achieve testability and diagnosis resolution without imposing any cost, area overhead or performance degradation. Experimental results show its efficiency in facilitating failure analysis process and expediting debugging procedure. It can also be applied to offline system testing and diagnosis for fault-tolerant applications
Keywords :
automatic test pattern generation; built-in self test; failure analysis; hardware description languages; system-on-chip; FPGA; IP cores; Verilog models; automated BIST-based diagnostic solution; built-in sell-test generation; failure analysis; faulty embedded cores; hardware reconfigurability; hardware redundancy; offline system testing; system-on-a-programmable-chip; Built-in self-test; Costs; Degradation; Digital signal processing; Failure analysis; Fault detection; Field programmable gate arrays; Hardware design languages; Redundancy; Testing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design and Test of Integrated Systems in Nanoscale Technology, 2006. DTIS 2006. International Conference on
Conference_Location :
Tunis
Print_ISBN :
0-7803-9726-6
Type :
conf
DOI :
10.1109/DTIS.2006.1708692
Filename :
1708692
Link To Document :
بازگشت