DocumentCode :
2669049
Title :
Optimal parallel hardware architecture for discrete wavelet transform
Author :
Ying, Liu ; Yanling, Hao ; Renlong, Wang
Author_Institution :
Coll. of Autom., Harbin Eng. Univ., Harbin
fYear :
2008
fDate :
16-18 July 2008
Firstpage :
785
Lastpage :
789
Abstract :
Optimal parallel hardware architecture for discrete wavelet transform is proposed in order to further decrease the hardware complexity of DWT. This architecture optimizes the parallel hardware architecture for discrete wavelet transform, introduces the method by prejudging the figure of the column and row in raw image instead of directly processing 2-D DWT on the row (column) wise, adopts 2times2 transposing link, and optimizes the scaling link by leading in 4 to 1 multiplexer. Experimental results show that the proposed architecture, under the tight critical path, can decrease the used resources of internal register and memory, at the same time save the arithmetic resources and hardware saving, and finally effectively lower the hardware complexity of the discrete wavelet transform.
Keywords :
discrete wavelet transforms; mathematics computing; parallel architectures; arithmetic resources; discrete wavelet transform; hardware complexity; internal memory; internal register; multiplexer; optimal parallel hardware architecture; Automation; Discrete wavelet transforms; Educational institutions; Electronic mail; Hardware; Hydrogen; Multiplexing; Optimal control; Optimization methods; Registers; DWT; Hardware architecture; Scaling link; Transposing link;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Control Conference, 2008. CCC 2008. 27th Chinese
Conference_Location :
Kunming
Print_ISBN :
978-7-900719-70-6
Electronic_ISBN :
978-7-900719-70-6
Type :
conf
DOI :
10.1109/CHICC.2008.4605679
Filename :
4605679
Link To Document :
بازگشت