DocumentCode :
2669217
Title :
Design, validation and FPGA implementation of a brushless DC motor speed controller
Author :
Alecsa, Bogdan ; Onea, Alexandru
Author_Institution :
Dept. of Autom. Control & Appl. Inf., Tech. Univ. “Gheorghe Asachi”, Iasi, Romania
fYear :
2010
fDate :
12-15 Dec. 2010
Firstpage :
1112
Lastpage :
1115
Abstract :
The brushless DC (BLDC) motors have become the common choice in low power, high speed, high accuracy applications and this imposed the need for efficient and low cost motor control drives. In this paper, a design method for a digital controller implemented in a low cost field programmable gate array (FPGA) is presented. The design is done by schematic capture and Simulink block diagram capture. The developed design is validated in a modular fashion by Simulink-HDL (hardware description language) co-simulation and experimental results are provided. The main contribution is the presented controller design method for FPGA implementation, with special emphasis on simulation validation and FPGA debugging tools usage for signals extraction and analysis.
Keywords :
brushless DC motors; field programmable gate arrays; hardware description languages; machine control; velocity control; FPGA debugging tools; Simulink block diagram capture; Simulink hardware description language; brushless DC motor; digital controller; field programmable gate array; motor control drives; schematic capture; speed controller; Field programmable gate arrays; Transistors; BLDC; FPGA; HDL co-simulation; System Generator; speed control;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronics, Circuits, and Systems (ICECS), 2010 17th IEEE International Conference on
Conference_Location :
Athens
Print_ISBN :
978-1-4244-8155-2
Type :
conf
DOI :
10.1109/ICECS.2010.5724711
Filename :
5724711
Link To Document :
بازگشت