DocumentCode :
2669278
Title :
Simultaneous delay optimization and depth reduction in logic trees with minimum resources
Author :
Balasubramanian, Padmanabhan ; Prathibh, P.
Author_Institution :
Sch. of Electr. Sci., Deemed Univ., Vellore
fYear :
2006
fDate :
5-7 Sept. 2006
Firstpage :
379
Lastpage :
382
Abstract :
In this paper, we propose a logic synthesis technique that achieves delay optimization along with simultaneous depth reduction, apart from minimizing resources for a logic tree structure. Although it is a technology-independent scheme, it is guaranteed to enable better results overall, even after the technology-mapping phase, as evident from the results obtained due to the inherent nature of the heuristic. The practical results derived by targeting a SPARTAN III FPGA logic family (XC3S50-4PQ144) show that there is an explicit delay optimization by about 9.11%, reduction in logic depth by 26.63% and decrease in resource utilization by around 38.59%, on an average, in comparison with existing methods in literature
Keywords :
circuit optimisation; delays; field programmable gate arrays; logic circuits; trees (mathematics); SPARTAN III FPGA logic family; XC3S50-4PQ144; conjunctive normal form; delay optimization; depth reduction; disjunctive normal form; hamming distance; logic synthesis technique; logic trees; technology-independent scheme; technology-mapping phase; Boolean functions; Delay; Field programmable gate arrays; Hamming distance; Logic circuits; Minimization; Optimization methods; Resource management; Timing; Tree data structures;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design and Test of Integrated Systems in Nanoscale Technology, 2006. DTIS 2006. International Conference on
Conference_Location :
Tunis
Print_ISBN :
0-7803-9726-6
Type :
conf
DOI :
10.1109/DTIS.2006.1708714
Filename :
1708714
Link To Document :
بازگشت