DocumentCode :
2669523
Title :
Low power FPGA-based implementation of decimating filters for multistandard receiver
Author :
Khouja, Nadia ; Grati, Khaled ; Ghazel, Adel
Author_Institution :
CIRTA´´COM Lab., Ecole Superieure des Commun., Ariana
fYear :
2006
fDate :
5-7 Sept. 2006
Firstpage :
10
Lastpage :
14
Abstract :
In this work a low power solution is provided for the implementation of decimation filter for multistandard wireless receiver. The reduced switching activity and low power dissipation are achieved through the reduction of the energy wasted by the clocking of storage units on every cycle. This technique known as the "clock gating" allows enabling the clock only when a load to a register is required. This also serves to "turn off" parts of the design by holding the clock steady during inactive periods. Analysis showed that by reducing switching activity in the overall system power consumption is reduced by about 23% compared to the same architecture where no clock gating is used
Keywords :
digital filters; field programmable gate arrays; low-power electronics; radio receivers; FPGA; clock gating; digital decimating filter; field programmable gate array; low-power design; multistandard receiver; switching activity reduction; CMOS technology; Capacitance; Clocks; Energy consumption; Equations; Filters; Inverters; Leakage current; Power dissipation; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design and Test of Integrated Systems in Nanoscale Technology, 2006. DTIS 2006. International Conference on
Conference_Location :
Tunis
Print_ISBN :
0-7803-9726-6
Type :
conf
DOI :
10.1109/DTIS.2006.1708728
Filename :
1708728
Link To Document :
بازگشت