DocumentCode :
2670117
Title :
A Novel Output-Voltage Dip Preventing Circuit for a Synchronous Buck Converter with a Pre-Biased Voltage
Author :
Chen, Pei-Yuan ; Chen, Dan ; Shih, Fu-Yuan
Author_Institution :
Department of Electrical Engineering, National Taiwan University, Taiwan
fYear :
2006
fDate :
Aug. 30 2006-Sept. 1 2006
Firstpage :
907
Lastpage :
912
Abstract :
In many Buck converter applications, soft start feature with pre-biased output voltage condition is often necessary to avoid undesirable effects such as in-rush start current, possible inductor saturation, and output voltage overshoot during power-up period. However, in a synchronous Buck converter configuration, such starting condition would lead to output voltage temporary dipping during power-up, which is disallowed in many applications. In this paper, a novel control circuit is proposed to mitigate such a problem. Circuit-level SPICE simulations were conducted to verify the concept. The proposed circuit concept was experimentally verified by using discrete components at the breadboard level. Although the experimental verification was done with discrete components, however, the circuit was conceived with the intention of integrated circuit fabrication.
Keywords :
Buck converters; Capacitors; Circuit simulation; Fabrication; Inductors; MOSFET circuits; SPICE; Switches; Switching circuits; Voltage fluctuations;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Power Electronics and Motion Control Conference, 2006. EPE-PEMC 2006. 12th International
Conference_Location :
Portoroz
Print_ISBN :
1-4244-0121-6
Type :
conf
DOI :
10.1109/EPEPEMC.2006.4778515
Filename :
4778515
Link To Document :
بازگشت