DocumentCode :
2671180
Title :
Hough transform algorithm for FPGA implementation
Author :
Tagzout, Samir ; Achour, Karim ; Djekoune, Oualid
Author_Institution :
Microelectron. Lab., CDTA, Algiers, Algeria
fYear :
2000
fDate :
2000
Firstpage :
384
Lastpage :
393
Abstract :
A novel algorithm for computing the Hough transform (HT) is introduced. The basic idea consists in using a combination of an incremental method with the usual HT expression to join circuit performance and accuracy requirements. The algorithm is primarily developed to fit field programmable gate arrays (FPGA) implementation that have become a competitive alternative for high performance digital signal processing applications. The induced architecture presents a high degree of regularity, making its VLSI implementation very straight forward. This implementation may be achieved by a generator program, assuring a shorter design cycle and a lower cost. For illustration, implementation results of an HT parameter extractor for 8-bit image pixels is given
Keywords :
Hough transforms; VLSI; field programmable gate arrays; image processing; 8 bit; DSP applications; FPGA implementation; HT parameter extractor; Hough transform algorithm; VLSI implementation; circuit accuracy requirements; circuit performance; design cycle; digital signal processing applications; field programmable gate arrays; generator program; image pixels; incremental Hough transform; regular architecture; Circuits; Costs; Difference equations; Digital signal processing; Field programmable gate arrays; Laboratories; Microelectronics; Pixel; Signal processing algorithms; Transforms;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Signal Processing Systems, 2000. SiPS 2000. 2000 IEEE Workshop on
Conference_Location :
Lafayette, LA
ISSN :
1520-6130
Print_ISBN :
0-7803-6488-0
Type :
conf
DOI :
10.1109/SIPS.2000.886737
Filename :
886737
Link To Document :
بازگشت