DocumentCode :
2671293
Title :
On the study of logarithmic time parallel adders
Author :
Yeh, Wen-Chang ; Jen, Chein-Wei
Author_Institution :
Dept. of Electron. Eng., Nat. Chiao Tung Univ., Hsinchu, Taiwan
fYear :
2000
fDate :
2000
Firstpage :
459
Lastpage :
466
Abstract :
This work formulates a set of equations to describe logarithmic time parallel adders. The equations can be used to explain several popular fast adder schemes and derive new adder schemes easily. It is shown that if there is an adder constructed from the conditional-sum rule, then we can always obtain another adder based on the carry-lookahead rule with equivalent topology and structure, and vice versa
Keywords :
adders; network topology; parallel processing; signal processing; adder structure; adder topology; carry-lookahead rule; conditional-sum rule; digital signal-processing applications; equations; fast adders; logarithmic time parallel adders; Adders; Complexity theory; Equations; Multiaccess communication; Performance analysis; Topology;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Signal Processing Systems, 2000. SiPS 2000. 2000 IEEE Workshop on
Conference_Location :
Lafayette, LA
ISSN :
1520-6130
Print_ISBN :
0-7803-6488-0
Type :
conf
DOI :
10.1109/SIPS.2000.886744
Filename :
886744
Link To Document :
بازگشت