DocumentCode :
2671324
Title :
Power consumption and performance comparative study of logarithmic-time CMOS adders
Author :
Duarte, David ; Hezavei, Jeyran ; Irwin, Mary Jane
Author_Institution :
Dept. of Electr. Eng., Pennsylvania State Univ., University Park, PA, USA
fYear :
2000
fDate :
2000
Firstpage :
467
Lastpage :
476
Abstract :
We present a comparative study of two types of high performance adders: the Brent-Kung (1982) and the ELM adder. The evaluation is carried out with the goal of reducing power consumption, while trying to keep the influence on performance to a minimum. A variety of approaches to achieve this, such as delay balancing and pipelining, are studied and their effectiveness is assessed for adders of multiple word lengths. Experiments demonstrate that relative power savings as large as 12%, and performance enhancements as large as 6% are possible. It is also shown that the use of these classic techniques by themselves is not as effective as it was initially thought, since the required overhead consumes more power than it is saved. Then, to obtain some real improvements, some new techniques have to be used
Keywords :
CMOS logic circuits; adders; delays; pipeline arithmetic; ELM adder; adders; delay balancing; experiments; high performance adders; logarithmic-time CMOS adders; multiple word lengths; pipelining; power consumption reduction; power performance; Adders; CMOS technology; Capacitance; Clocks; Computer science; Delay effects; Energy consumption; Frequency; Power engineering and energy; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Signal Processing Systems, 2000. SiPS 2000. 2000 IEEE Workshop on
Conference_Location :
Lafayette, LA
ISSN :
1520-6130
Print_ISBN :
0-7803-6488-0
Type :
conf
DOI :
10.1109/SIPS.2000.886745
Filename :
886745
Link To Document :
بازگشت