DocumentCode :
2671425
Title :
Low power multi-module, multi-port memory design for embedded systems
Author :
Shiue, Wen-Tsong ; Tadas, Shashikiran ; Chakrabarti, Chaitali
Author_Institution :
Dept. of Electr. Eng., Arizona State Univ., Tempe, AZ, USA
fYear :
2000
fDate :
2000
Firstpage :
529
Lastpage :
538
Abstract :
In this paper we describe a multi-module, multi-port memory design procedure that satisfies area and/or energy constraints. Our procedure consists of use of ILP models and heuristic-based algorithms to determine (a) the memory configuration with minimum area, given the energy bound, (b) the memory configuration with minimum energy, given the area bound, (c) array allocation such that the energy consumption is minimum for a given memory configuration (number of modules, size and number of ports per module). The results obtained by the heuristics match very well with those obtained by the ILP methods
Keywords :
heuristic programming; inductive logic programming; memory architecture; ILP models; array allocation; energy bound; energy constraints; memory configuration; minimum area; multi-module; multi-port memory design; Costs; Electrocardiography; Embedded system; Energy consumption; Focusing; Heuristic algorithms; Measurement; Multidimensional systems; Streaming media; Video sequences;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Signal Processing Systems, 2000. SiPS 2000. 2000 IEEE Workshop on
Conference_Location :
Lafayette, LA
ISSN :
1520-6130
Print_ISBN :
0-7803-6488-0
Type :
conf
DOI :
10.1109/SIPS.2000.886751
Filename :
886751
Link To Document :
بازگشت