DocumentCode :
2671536
Title :
Fast ASIP synthesis and power estimation for DSP application
Author :
Cousin, J.-G. ; Denoual, M. ; Saillé, D. ; Sentieys, O.
Author_Institution :
Inst. Nat. des Sci. Appliques, Rennes, France
fYear :
2000
fDate :
2000
Firstpage :
591
Lastpage :
600
Abstract :
This work applies high-level synthesis (HLS) technique to several algorithms and explores its use as a means of analysing power dissipation from the high level of design. We apply a multi-algorithm synthesis technique as designing an application specific instruction set processor (ASIP) from a customised ASIC. This technique synthesises selected time constrained DSP algorithms to define an application, designs the corresponding ASIP core and extracts the specific instruction-set. Although not as effective as a DSP core solution, this technique provides much of the circuit flexibility while maintaining an available trade-off between performance and power dissipation. This technique contains three power estimators to assist algorithm integration with the view to optimising the embedded system: the first one is acting during the application of usual steps of HLS, the second one is triggered after the complete HLS and uses signal property models, the third one is based on the instruction-set of the designed ASIP core. Those techniques have been implemented in our HLS framework called BSS (Breizh Synthesis System, http://archi.enssat.fr/bss)
Keywords :
application specific integrated circuits; digital signal processing chips; high level synthesis; ASIP synthesis; DSP application; circuit flexibility; embedded system; performance; power dissipation; power estimation; power estimators; time constrained DSP; Algorithm design and analysis; Application specific integrated circuits; Application specific processors; Circuit synthesis; Design optimization; Digital signal processing; Flexible printed circuits; High level synthesis; Power dissipation; Time factors;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Signal Processing Systems, 2000. SiPS 2000. 2000 IEEE Workshop on
Conference_Location :
Lafayette, LA
ISSN :
1520-6130
Print_ISBN :
0-7803-6488-0
Type :
conf
DOI :
10.1109/SIPS.2000.886757
Filename :
886757
Link To Document :
بازگشت