Title :
LFSROM: A hardware test pattern generator for deterministic ISCAS85 test sets
Author :
Dufaza, C. ; Chevalier, C. ; Voon, L. F C Lew Yan
Author_Institution :
Lab. d´´Inf., de Robotique et de Micro-electronique de Montpellier, France
Abstract :
Deterministic testing is by far the most interesting built-in self-test (BIST) technique because of the minimal number of test patterns required and of the known fault coverage. However, it is still not applicable since none of the existing deterministic test pattern generators (TPGs) is at the same time efficient and small. The LFSROM architecture which is presented herein is thus an attempt to solve the hardware cost problem without altering the initial test sequence in order to preserve the advantages of minimal sequence length of deterministic testing over pseudo-random and (pseudo)-exhaustive testing. The LFSROM concept is described and several implementations of test sets generated for the ISCAS85 benchmark circuits have been compared with those of equivalent ROM designs and the results reported in the form of curves and bar charts
Keywords :
automatic test equipment; automatic testing; built-in self test; economics; integrated logic circuits; logic testing; BIST; ISCAS85 benchmark circuits; LFSROM; VLSI; bar charts; built-in self-test; curves; cyclic shift register; deterministic ISCAS85 test sets; hardware cost; hardware test pattern generator; minimal sequence length; multiplexer; test sequence; Automatic testing; Built-in self-test; Circuit testing; Costs; Counting circuits; Hardware; Pins; Read only memory; Test pattern generators; Very large scale integration;
Conference_Titel :
Test Symposium, 1993., Proceedings of the Second Asian
Conference_Location :
Beijing
Print_ISBN :
0-8186-3930-X
DOI :
10.1109/ATS.1993.398796