DocumentCode :
2671894
Title :
Fault Tolerant CMOS Logic Using Ternary Gates
Author :
Berg, Yngvar ; Jensen, Rene ; Lomsdalen, Johannes ; Gundersen, Henning ; Aunet, Snorre
Author_Institution :
Dept. of Inf., Univ. of Oslo, Oslo
fYear :
2007
fDate :
13-16 May 2007
Firstpage :
38
Lastpage :
38
Abstract :
In this paper we present fault tolerant CMOS logic using redundancy and ternary signals. The ternary gates are implemented using recharge logic which can be exploited in binary and multiple-valued logic (MVL). Signals are processed through capacitors in such a way that the logic operation of a gate is independent of the DC voltage applied on the inputs. By combining signals through capacitors stuck on/stuck off and stuck at faults are not destructive when redundancy is applied. Simulated data for 130 nm and 0.35 mum CMOS processes are given.
Keywords :
CMOS logic circuits; fault tolerance; logic gates; CMOS processes; fault tolerant CMOS logic; multiple-valued logic; recharge logic; redundancy signals; ternary gates; ternary signals; Bridge circuits; CMOS logic circuits; Capacitors; Circuit faults; Fault tolerance; Joining processes; Logic gates; MOSFETs; Multivalued logic; Redundancy;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Multiple-Valued Logic, 2007. ISMVL 2007. 37th International Symposium on
Conference_Location :
Oslo
ISSN :
0195-623X
Print_ISBN :
0-7695-2831-7
Type :
conf
DOI :
10.1109/ISMVL.2007.24
Filename :
4215961
Link To Document :
بازگشت