DocumentCode :
2671962
Title :
Design of a Processing Element Based on Quaternary Differential Logic for a Multi-Core SIMD Processor
Author :
Shirahama, Hirokatsu ; Mochizuki, Akira ; Hanyu, Takahiro ; Nakajima, Masami ; Arimoto, Kazutami
Author_Institution :
Res. Inst. of Electr. Commun., Tohoku Univ., Sendai
fYear :
2007
fDate :
13-16 May 2007
Firstpage :
43
Lastpage :
43
Abstract :
A high-speed, low-power and compact processing element (PE) using quaternary differential logic is proposed for a multi-core single-instruction multiple-data (SIMD) processor. A two-bit addition which is the critical path of the ALU is attributed to a one-digit quaternary addition that is directly performed by using multiple-valued current- mode (MVCM) differential logic circuitry. A one-digit quaternary flip-flop is also simply implemented by using the MVCM differential logic circuitry. The efficiency of the proposed quaternary PE is demonstrated using 0.18 mum CMOS HSPICE simulation in comparison with a corresponding CMOS implementation.
Keywords :
CMOS logic circuits; flip-flops; logic design; parallel processing; multi-core SIMD processor; multi-core single-instruction multiple-data processor; multiple-valued current- mode; one-digit quaternary addition; one-digit quaternary flip-flop; processing element design; quaternary differential logic; Adders; CMOS logic circuits; Energy efficiency; Flip-flops; Logic circuits; Logic design; Power dissipation; Process design; Random access memory; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Multiple-Valued Logic, 2007. ISMVL 2007. 37th International Symposium on
Conference_Location :
Oslo
ISSN :
0195-623X
Print_ISBN :
0-7695-2831-7
Type :
conf
DOI :
10.1109/ISMVL.2007.14
Filename :
4215966
Link To Document :
بازگشت