Title :
High-Performance Multiple-Valued Comparator Based on Active-Load Dual-Rail Differential Logic for Crosstalk-Noise Reduction
Author :
Mochizuki, Akira ; Miura, Masatomo ; Hanyu, Takahiro
Author_Institution :
Res. Inst. of Electr. Commun., Tohoku Univ., Sendai
Abstract :
new multiple-valued comparator based on active-load dual-rail differential logic is proposed for crosstalk-noise reduction while maintaining the switching speed. The use of dual-rail complementary differential-pair circuits (DPCs) whose outputs are summed up each other by wiring makes the common-mode noise reduced, yet the switching speed enhanced. By using the diode-connected cross-coupled PMOS active loads, the rapid transition behaviors in the DPC is relaxed appropriately, which can also eliminate a spike-shaped input noise. It is demonstrated in 0.18 mum CMOS that the noise-reduction ratio and the switching delay of the proposed comparator is superior to those of a corresponding previous one.
Keywords :
MOS integrated circuits; comparators (circuits); diodes; integrated circuit noise; logic design; multivalued logic; active-load dual-rail differential logic; crosstalk-noise reduction; diode-connected cross-coupled PMOS; multiple-valued comparator; size 0.18 micron; Active noise reduction; Circuit noise; Crosstalk; Delay; Diodes; Logic; Noise reduction; Signal to noise ratio; Switching circuits; Wiring;
Conference_Titel :
Multiple-Valued Logic, 2007. ISMVL 2007. 37th International Symposium on
Conference_Location :
Oslo
Print_ISBN :
0-7695-2831-7
DOI :
10.1109/ISMVL.2007.28