• DocumentCode
    26740
  • Title

    2-D Compact Model for Drain Current of Fully Depleted Nanoscale GeOI MOSFETs for Improved Analog Circuit Design

  • Author

    Mondal, Chandrima ; Biswas, Arijit

  • Author_Institution
    Inst. of Radio Phys. & Electron., Univ. of Calcutta, Kolkata, India
  • Volume
    60
  • Issue
    8
  • fYear
    2013
  • fDate
    Aug. 2013
  • Firstpage
    2525
  • Lastpage
    2531
  • Abstract
    Compact models for MOS devices are extremely useful as they can be incorporated in circuit simulators with sufficient accuracy. We present for the first time a 2-D surface-potential-based compact model for the drain current of nanoscale germanium-on-insulator (GeOI) MOSFETs including the interface-trapped and fixed-oxide charge densities at both front- and back-gates. The proposed drain current model is accurate, computationally efficient, and suitable for circuit simulation in the nanometer regime because no iterative loop is used anywhere. The drain current model includes velocity saturation, channel length modulation, carrier mobility degradation, and also the drain-induced barrier lowering. The model shows excellent concordance with the reported experimental transfer characteristic curves for both the high and low drain voltages and also exhibits good agreement for derivatives of drain current when compared with our TCAD simulation data for GeOI devices with channel length of 30 nm over a wide range of gate and drain bias conditions. Furthermore, our studies reveal that GeOI devices outperform silicon-on-insulator (SOI) counterparts in terms of analog figures of merit, such as transconductance, voltage gain, transconductance generation factor, and cut-off frequency, except the output conductance.
  • Keywords
    analogue circuits; elemental semiconductors; germanium; network synthesis; technology CAD (electronics); 2-D compact model; Ge; TCAD simulation; analog circuit design; drain current model; fixed-oxide charge densities; fully depleted nanoscale MOSFET; germanium-on-insulator; interface-trapped; Computational modeling; Electric potential; Logic gates; MOSFET; Mathematical model; Numerical models; Semiconductor device modeling; 2-D compact model; FDGeOI devices; analog figures of merit; interface-trapped charge density;
  • fLanguage
    English
  • Journal_Title
    Electron Devices, IEEE Transactions on
  • Publisher
    ieee
  • ISSN
    0018-9383
  • Type

    jour

  • DOI
    10.1109/TED.2013.2270085
  • Filename
    6553602