Title :
FPGA implementation of a low-area/high-SFDR DDFS architecture
Author :
Cardarilli, G.C. ; Alessio, M.D. ; Nunzio, L. Di ; Fazzolari, R. ; Murgia, D. ; Re, M.
Author_Institution :
Dept. of Electron. Eng., Univ. of Rome Tor Vergata, Rome, Italy
fDate :
June 30 2011-July 1 2011
Abstract :
This paper describes the FPGA implementation of a low area and high Spurious Free Dynamic Range (SFDR) Direct Digital Frequency Synthesizer (DDFS). The proposed architecture derives from the one proposed in and fits perfectly in modern FPGA having DSP Blocks and/or embedded multipliers. The DDFS model in was modified in order to reduce further the ROM size by a factor of 2 without worsen the SFDR and was implemented on a XILINX Virtex 5 FPGA. In this work we show that using the proposed hardware architecture, it is possible to reach very high SFDR (more than 157 dB) without impacting on the area occupancy. In fact traditional LUT-based DDFS has an exponential relationship between the ROM size and the number of phase bits.
Keywords :
digital signal processing chips; direct digital synthesis; field programmable gate arrays; multiplying circuits; DSP blocks; XILINX Virtex 5 FPGA; direct digital frequency synthesizer; embedded multipliers; low-area-high-SFDR DDFS architecture; spurious free dynamic range; Clocks; Field programmable gate arrays; Hardware; Memory management; Read only memory; Table lookup;
Conference_Titel :
Signals, Circuits and Systems (ISSCS), 2011 10th International Symposium on
Conference_Location :
lasi
Print_ISBN :
978-1-61284-944-7
DOI :
10.1109/ISSCS.2011.5978667