DocumentCode :
2676698
Title :
Threshold voltage and power-supply tolerance of CMOS logic design families
Author :
Kishor, Madhuban ; De Gyvez, José Pineda
Author_Institution :
Dept. of Electr. Eng., Indian Inst. of Technol., New Delhi, India
fYear :
2000
fDate :
2000
Firstpage :
349
Lastpage :
357
Abstract :
The advent of deep submicron technologies brings new challenges to digital circuit design. A reduced threshold voltage (VT) and power supply (Vdd) in addition to process variabilities have a direct impact on circuit design. In a semiconductor environment it is conventionally thought that parametric yield is high and stable and that the main yield losses are functional. Although functional yield remains the main focus of attention, modern and future circuits may not have the presumed high parametric yield. We present a study that compares the tolerance to process variability of various design families for metrics including timing and power consumption under VT-Vdd scalability using a NAND gate as a test vehicle. Basically, the fundamental limitations to the scaling of the supply voltage due to the statistical variation of MOS VT are investigated and defined. The four logic families under study are: static CMOS, Differential Complementary Voltage Swing Logic (DCVSL), Domino and Pass Logic
Keywords :
CMOS logic circuits; ULSI; VLSI; integrated circuit design; logic design; timing; tolerance analysis; CMOS logic design families; DCVSL; NAND gate test vehicle; deep submicron technologies; differential complementary voltage swing logic; digital circuit design; domino logic; pass logic; power consumption; power supply tolerance; process variability; static CMOS logic; supply voltage scaling; threshold voltage statistical variation; threshold voltage tolerance; timing; voltage scalability; CMOS logic circuits; CMOS technology; Circuit synthesis; Digital circuits; Energy consumption; Logic design; Power supplies; Scalability; Threshold voltage; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Defect and Fault Tolerance in VLSI Systems, 2000. Proceedings. IEEE International Symposium on
Conference_Location :
Yamanashi
ISSN :
1550-5774
Print_ISBN :
0-7695-0719-0
Type :
conf
DOI :
10.1109/DFTVS.2000.887175
Filename :
887175
Link To Document :
بازگشت