DocumentCode :
2678219
Title :
Design of a 10-bit, 50MSPS pipeline CMOS ADC
Author :
Xiaomin Pei ; Lixin Song
Author_Institution :
XiangFan Univ., Xiangfan, China
Volume :
6
fYear :
2010
fDate :
24-26 Aug. 2010
Firstpage :
41
Lastpage :
44
Abstract :
Based on the principle of Pipeline ADC, a 10-bit, 50-MS/s pipeline A/D converter is presented in this paper. Combining with bootstrap circuit and bottom-plate sampling technology, a high linearity on-chip sample-and-hold (S/H) is realized. This ADC is optimized for high static and dynamic performance applications in imaging and digital communications. It operates at 1.2 V power supply and achieves a power dissipation of 36 mW at typical case. The simulation results show that this ADC achieves over 56dB spurious-free dynamic range (SFDR) and 54DB SINAD. The prototype design is of a 10-bit pipeline ADC is fabricated in 0.13 μm CMOS standard mixed-signal process, and the IP core occupies an area of 0.52mm2.
Keywords :
CMOS digital integrated circuits; analogue-digital conversion; bootstrap circuits; integrated circuit design; mixed analogue-digital integrated circuits; sample and hold circuits; CMOS standard mixed-signal process; IP core; SINAD; bootstrap circuit; bottom-plate sampling technology; digital communications; high linearity on-chip sample-and-hold circuit; pipeline A/D converter; pipeline CMOS ADC design; power 36 mW; power dissipation; size 0.13 mum; spurious-free dynamic range; voltage 1.2 V; word length 10 bit; CMOS integrated circuits; Clocks; IP networks; Logic gates; Switches; Synchronization; System-on-a-chip; ADC; Bootstrap; Comparator; Pipeline;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer, Mechatronics, Control and Electronic Engineering (CMCE), 2010 International Conference on
Conference_Location :
Changchun
Print_ISBN :
978-1-4244-7957-3
Type :
conf
DOI :
10.1109/CMCE.2010.5609932
Filename :
5609932
Link To Document :
بازگشت