DocumentCode :
2678876
Title :
Multithreading and interprocessor communication in a dual-issue pipelined processor
Author :
Manjikian, Naraig ; Roth, Jonathan
Author_Institution :
Dept. of Electr. & Comput. Eng., Queen´´s Univ., Kingston, ON
fYear :
2008
fDate :
22-25 June 2008
Firstpage :
33
Lastpage :
36
Abstract :
This paper describes multithreading and interprocessor communication support in a dual-issue pipelined 32-bit processor for prototyping single-chip multiprocessors in programmable logic. Multithreading support includes multiple register contexts and instructions for thread management. Interprocessor communication support includes a ring network interface embedded in the pipelined datapath with instructions for sending and receiving data through the interface. Synthesis results are presented for a multiprocessor system in an Altera Stratix chip, demonstrating that hardware support for eight threads constitutes 18% of the logic in each processor and the ring interface constitutes less than 3% of the logic.
Keywords :
microprocessor chips; multi-threading; multiprocessing systems; pipeline processing; 32-bit processor; Altera Stratix chip; dual-issue pipelined processor; hardware multithreading support; interprocessor communication; multiple register contexts; multithreaded dual-issue processor; pipelined datapath; ring interface; ring network interface; single-chip multiprocessor system; thread management instructions; word length 32 bit; Context; Multiprocessing systems; Multithreading; Network interfaces; Network synthesis; Programmable logic arrays; Programmable logic devices; Prototypes; Registers; Yarn;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems and TAISA Conference, 2008. NEWCAS-TAISA 2008. 2008 Joint 6th International IEEE Northeast Workshop on
Conference_Location :
Montreal, QC
Print_ISBN :
978-1-4244-2331-6
Electronic_ISBN :
978-1-4244-2332-3
Type :
conf
DOI :
10.1109/NEWCAS.2008.4606314
Filename :
4606314
Link To Document :
بازگشت