DocumentCode :
2679549
Title :
Synthesis of parallel binary machines
Author :
Dubrova, Elena
Author_Institution :
R. Inst. of Technol., IMIT/KTH, Kista, Sweden
fYear :
2011
fDate :
7-10 Nov. 2011
Firstpage :
200
Lastpage :
206
Abstract :
Binary machines are a generalization of Feedback Shift Registers (FSRs) in which both, feedback and feedforward, connections are allowed and no chain connection between the register stages is required. In this paper, we present an algorithm for synthesis of binary machines with the minimum number of stages for a given degree of parallelization. Our experimental results show that for sequences with high linear complexity such as complementary, Legendre, or truly random, parallel binary machines are an order of magnitude smaller than parallel FSRs generating the same sequence. The presented approach can potentially be of advantage for many applications including wireless communication, cryptography, and testing.
Keywords :
shift registers; FSR; cryptography; feedback shift register generalization; parallel binary machine synthesis; testing; wireless communication; Bismuth; Clocks; Complexity theory; Encoding; Manganese; Nickel; Registers;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer-Aided Design (ICCAD), 2011 IEEE/ACM International Conference on
Conference_Location :
San Jose, CA
ISSN :
1092-3152
Print_ISBN :
978-1-4577-1399-6
Electronic_ISBN :
1092-3152
Type :
conf
DOI :
10.1109/ICCAD.2011.6105326
Filename :
6105326
Link To Document :
بازگشت