DocumentCode :
2679778
Title :
The future of clock network synthesis
Author :
Sze, Cliff
Author_Institution :
IBM Res., Austin, TX, USA
fYear :
2011
fDate :
7-10 Nov. 2011
Firstpage :
270
Lastpage :
270
Abstract :
Summary form only given. The clock distribution network presents one of the most important design challenges in high-performance synchronous VLSI designs. However, automation in clock network synthesis is usually limited to local clock domains for two main reasons. (1) Global clock is too important for designers to take the risk of adopting a fully automated clocking flow. (2) Unlike in other EDA areas (such as synthesis/placement/routing), clock synthesis tools are highly tied to clock network topologies, ground/power planning, clock gating, macro floorplanning, clocking methodologies, etc. It is thus very difficult to implement a set of generic clock synthesis tools for design productivity considerations. That being said, industrial clocking methodologies usually resort to overdesigning because clock synthesis is just too critical to fail.
Keywords :
VLSI; clock distribution networks; integrated circuit design; EDA; clock distribution network; clock gating; clock network synthesis; clock network topology; ground-power planning; high-performance synchronous VLSI designs; industrial clocking methodology; macrofloorplanning; Automation; Benchmark testing; Clocks; Microprocessors; Network synthesis; Productivity; Synchronization;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer-Aided Design (ICCAD), 2011 IEEE/ACM International Conference on
Conference_Location :
San Jose, CA
ISSN :
1092-3152
Print_ISBN :
978-1-4577-1399-6
Electronic_ISBN :
1092-3152
Type :
conf
DOI :
10.1109/ICCAD.2011.6105339
Filename :
6105339
Link To Document :
بازگشت