DocumentCode :
2686049
Title :
The design and FPGA realization of the long PN code acquisition circuit based on digital matched-filter
Author :
Tan Xiao-heng ; Yang Shi-zhong
Author_Institution :
Coll. of Commun. Eng., Chongqing Univ., China
Volume :
2
fYear :
2003
fDate :
21-24 Oct. 2003
Firstpage :
744
Abstract :
In a low-earth orbit (LEO) satellite system the received signal is characterized by low signal to noise, it requires a minimum spreading processing gain of 30dB, i.e., the pseudonoise (PN) code length is 1023. However, the application specific integrated circuit (ASIC) based on digital matched-filter (DMF) for PN code acquisition on the market can´t support such a long PN code length. It is necessary to use field programmable gate array (FPGA) to design the long PN code acquisition circuit based on DMF for the so high spreading processing gain. In this paper, the PN code acquisition circuit based on DMF is analyzed. A new approach to PN code acquisition based on DMF, which can obtain high spread processing gain (30dB) while the cost of the hardware is largely depressed, is presented. VHDL design, verification and FPGA realization of the DMF is accomplished, and main design results are also given.
Keywords :
digital filters; field programmable gate arrays; integrated circuit design; matched filters; pseudonoise codes; 30 dB; ASIC; DMF; FPGA; PN code acquisition circuit; VHDL; application specific integrated circuit; digital matched-filter; field programmable gate array; low-earth orbit satellite system; processing gain; pseudonoise code;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
ASIC, 2003. Proceedings. 5th International Conference on
ISSN :
1523-553X
Print_ISBN :
0-7803-7889-X
Type :
conf
DOI :
10.1109/ICASIC.2003.1277318
Filename :
1277318
Link To Document :
بازگشت