DocumentCode :
2686169
Title :
The design of the cache crossbar based on OpenSPRAC architecture
Author :
Wang, Xi-chuan ; Qian, Bin-feng
Author_Institution :
Microelectron. R&D Center, Shanghai Univ., Shanghai
fYear :
2008
fDate :
28-31 July 2008
Firstpage :
1
Lastpage :
4
Abstract :
Multi-core processor is widely used on the server and desktop computer nowadays. This paper describes the structure of a cache crossbar which used in the multi-core processor SPARC T2. The cores can use the cache crossbar to exchange the data in the L2 cache banks. The multi cores can communicate among each other core by sharing the data in the L2 cache banks. And with the analysis of the CCX, this paper provides a protocol for connecting multi cores and cache banks. The cache crossbar is implemented in SMIC 0.13 mum with design compiler and can run at 200 MHz.
Keywords :
cache storage; microprocessor chips; multiprocessing systems; L2 cache banks; OpenSPRAC architecture; SPARC T2; cache crossbar; design compiler; frequency 200 MHz; multicore processor; size 0.13 mum; Application software; Computer architecture; Computer displays; Computer science education; Laboratories; Microelectronics; Multicore processing; Partial response channels; Research and development; Sun; Cache crossbar; Multi-core processor; OpenSPARC;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronic Packaging Technology & High Density Packaging, 2008. ICEPT-HDP 2008. International Conference on
Conference_Location :
Shanghai
Print_ISBN :
978-1-4244-2739-0
Electronic_ISBN :
978-1-4244-2740-6
Type :
conf
DOI :
10.1109/ICEPT.2008.4606979
Filename :
4606979
Link To Document :
بازگشت