Title :
Design and performance measurement of efficient IDEA (International Data Encryption Algorithm) crypto-hardware using novel modular arithmetic components
Author :
Modugu, Rajashekhar ; Kim, Yong-Bin ; Choi, Minsu
Author_Institution :
Dept of Electr. & Comput. Eng., Missouri Univ. of Sci. & Technol., Rolla, MO, USA
Abstract :
Cryptographic algorithms such as International Data Encryption Algorithm(IDEA) have found various applications in secure transmission of the data in networked instrumentation and distributed measurement systems. Modulo 2n +1 multiplier and squarer play a pivotal role in the implementation of such crypto-algorithms. In this work, an efficient hardware design of the IDEA (International Data Encryption Algorithm) using novel modulo 2n +1 multiplier and squarer as the basic modules is proposed for faster, smaller and low-power IDEA hardware circuits. Novel hardware implementation of the modulo 2n +1 multiplier is shown by using the efficient compressors and sparse tree based inverted end around carry adders is given. The novel modules are applied on IDEA algorithm and the resulting implementation is compared both qualitatively and quantitatively with the IDEA implementation using the existing multiplier/squarer implementations. Experimental measurement results show that the proposed design is faster and smaller and also consume less power than similar hardware implementations making it a viable option for efficient hardware designs.
Keywords :
adders; cryptography; measurement systems; multiplying circuits; crypto-hardware; cryptographic algorithms; distributed measurement systems; hardware designs; international data encryption algorithm; modular arithmetic components; networked instrumentation; secure transmission; sparse tree; Adders; Algorithm design and analysis; Arithmetic; Communication system security; Compressors; Cryptography; Data security; Hardware; Measurement; Power engineering computing; International Data Encryption Algorithm (IDEA); Modulo 2n +1 multiplier; Power/area/speed measurement; Sparse-tree adder;
Conference_Titel :
Instrumentation and Measurement Technology Conference (I2MTC), 2010 IEEE
Conference_Location :
Austin, TX
Print_ISBN :
978-1-4244-2832-8
Electronic_ISBN :
1091-5281
DOI :
10.1109/IMTC.2010.5488049