Title :
A 6 bit and a 7 bit 80 MS/s SAR ADC for an IR-UWB receiver
Author :
Digel, Johannes ; Masini, Michelangelo ; Grözing, Markus ; Berroth, Manfred ; Fischer, Gunter ; Olonbayar, Sonom ; Gustat, Hans ; Scheytt, Johann-Christoph
Author_Institution :
Inst. of Electr. & Opt. Commun. Eng., Univ. of Stuttgart, Stuttgart, Germany
Abstract :
A 6 bit and a 7 bit successive approximation register (SAR) analog-to-digital converter (ADC) with conversion rates of up to 80 MS/s are presented in this paper. They will be used in an impulse-radio ultra-wideband (IR-UWB) receiver. The architecture with a switched-capacitor (SC) digital-to-analog converter (DAC) is applied due to its low power consumption. The 6 bit analog-to-digital converter applies the classic switching algorithm which is extended to 7 bit with a minor change to the analog part of the converter. A new kind of flip-flops is used in the SAR which enables synchronous operation during the conversion phase. The integrated circuit is realized in the 250 nm SiGe BiCMOS technology SGB25V of IHP. The cores of both analog-to-digital converters occupy a chip area of 0.36 × 0.28 mm2 and consume 5 mA from a 2.6 V supply.
Keywords :
BiCMOS integrated circuits; analogue-digital conversion; digital-analogue conversion; flip-flops; radio receivers; radiofrequency integrated circuits; switched capacitor networks; ultra wideband technology; BiCMOS technology; IR-UWB receiver; SAR ADC; analog-to-digital converter; classic switching algorithm; current 5 mA; flip-flops; impulse-radio ultra-wideband receiver; size 250 nm; successive approximation register; switched-capacitor digital-to-analog converter; voltage 2.6 V; word length 6 bit; word length 7 bit; Analog-digital conversion; Approximation methods; Capacitors; Clocks; Delay; Registers; Switches;
Conference_Titel :
Microwaves, Communications, Antennas and Electronics Systems (COMCAS), 2011 IEEE International Conference on
Conference_Location :
Tel Aviv
Print_ISBN :
978-1-4577-1692-8
DOI :
10.1109/COMCAS.2011.6105902