Title :
Combinational test generation for transition faults in acyclic sequential circuits
Author :
Hui, Shi ; Feng, Ran ; Jinyi, Zhang
Author_Institution :
Key Lab. of Adv. Displays & Syst. Applic., Shanghai Univ., Shanghai
Abstract :
This paper presents a combinational test generation method for transition faults in acyclic sequential circuits. In this method, to generate test sequences for transition faults in a given acyclic sequential circuit is performed on its extend time-expansion model. The model is composed of two copies of time-expansion model of the given circuit and extends in the close two sequences to generate 2 vectors for the transition faults with some restrictions. Experimental results show the method can achieve the higher fault efficiency with the lower test generation times than conventional method.
Keywords :
fault diagnosis; integrated circuit modelling; logic testing; sequential circuits; acyclic sequential circuits; combinational test generation; fault efficiency; time-expansion model; transition faults; Circuit faults; Circuit testing; Combinational circuits; Delay effects; Design for testability; Hardware; Laboratories; Sequential analysis; Sequential circuits; Test pattern generators;
Conference_Titel :
Electronic Packaging Technology & High Density Packaging, 2008. ICEPT-HDP 2008. International Conference on
Conference_Location :
Shanghai
Print_ISBN :
978-1-4244-2739-0
Electronic_ISBN :
978-1-4244-2740-6
DOI :
10.1109/ICEPT.2008.4607015