Title :
A VLSI architecture design of CAVLC decoder
Author :
Wu Di ; Gao Wen ; Ji ZhenZhou
Author_Institution :
Dept. of Comput. Sci. & Eng., Harbin Inst. of Technol., China
Abstract :
Variable length code is an integral component of many international standards on image and video compression. Recently, context-based adaptive variable length coding (CAVLC) is adopted by the emerging JVT (also called H.264 in ITU, and AVC in MPEG-4). In this paper, we describe a novel architecture for CAVLC decoder, including a coeff_token decoder, level decoder, total_zeros decoder and run_before decoder. Together with a barrel shifter and controller, the pipeline architecture can decode every syntax element in one clock cycle. Therefore, it is very suitable for video applications that require high throughput.
Keywords :
VLSI; data compression; image coding; pipeline processing; variable length codes; video coding; CAVLC decoder; H.264 standard; MPEG-4; VLSI architecture design; context-based adaptive variable length coding; high throughput video applications; image compression; international standards; pipeline architecture; variable length code; video compression;
Conference_Titel :
ASIC, 2003. Proceedings. 5th International Conference on
Print_ISBN :
0-7803-7889-X
DOI :
10.1109/ICASIC.2003.1277371