Title :
High level testbench generation for VHDL models
Author :
Deniziak, Stanislaw ; Sapiecha, Krzysztof
Author_Institution :
Dept. of Comput. Eng., Krakow Univ. of Technol., Poland
Abstract :
A new technique for automatic generation of VHDL testbenches is presented. Testbenches are generated using stimuli description in the WEGA language (K. Sapiecha and S. Deniziak, 1996) and VHDL entity declaration of the model under test. This technique makes it possible to reduce the length and complexity of testbenches by the factor of 10, on average. Moreover, describing testbenches in WEGA is much easier and flexible than describing them directly in VHDL. The source WEGA code is also more readable
Keywords :
automatic programming; hardware description languages; high level synthesis; VHDL entity declaration; VHDL models; VHDL testbenches; WEGA language; automatic generation; high level testbench generation; source WEGA code; stimuli description; Decision support systems; Testing;
Conference_Titel :
Engineering of Computer-Based Systems, 1999. Proceedings. ECBS '99. IEEE Conference and Workshop on
Conference_Location :
Nashville, TN
Print_ISBN :
0-7695-0028-5
DOI :
10.1109/ECBS.1999.755873