Title :
Efficient extraction of the interconnect inductances for VLSI design
Author_Institution :
Semicond. Technol. Acad. Res. Center, Yokohama, Japan
Abstract :
The effects of on-chip inductances have become increasingly significant with the increasing clock frequencies. We present an efficient approach for extracting inductances on VLSI interconnects by applying approximation formulae. The equations are mapped according to he geometric structures for which they are most suitable in minimizing the runtime of inductance calculation while retaining the required accuracy. Results of a comprehensive evaluation, they were within several percent of the values obtained by using three-dimensional (3-D) field solvers. The efficiency of the proposed approach is also demonstrated by extraction from a real layout design.
Keywords :
VLSI; inductance measurement; integrated circuit interconnections; integrated circuit layout; integrated circuit metallisation; 3-D field solvers; VLSI design; VLSI interconnects; approximation formulae; geometric structures; inductance calculation; interconnect inductances; layout design; on-chip inductances;
Conference_Titel :
ASIC, 2003. Proceedings. 5th International Conference on
Print_ISBN :
0-7803-7889-X
DOI :
10.1109/ICASIC.2003.1277374