Title :
Fully IEEE1149.1 compatible DFT solution for MIPS CPU CORE
Abstract :
This article presents a DFT (design-for-test) solution which uses hardware and software cooperation to realize MIPS CPU CORE DFT. The hardware is fully compatible with IEEE1149.1 standard test access port and boundary-scan architecture (2001) (JTAG), supporting breakpoint, step, internal key register watch function and can be extended. Software uses GUI programming to achieve visual DEBUG. The design in this paper is meaningful for reducing the test costs for CPU design, increasing design efficiency and accumulating experience of DFT strategy for CPU test. It assumes reader familiarity with IEEE1149.1.
Keywords :
IEEE standards; design for testability; graphical user interfaces; hardware-software codesign; microprocessor chips; CPU design; CPU test; DFT strategy; GUI programming; IEEE1149.1 compatible DFT solution; IEEE1149.1 standard; JTAG; MIPS CPU CORE; design-for-test solution; hardware-software cooperation; visual debug;
Conference_Titel :
ASIC, 2003. Proceedings. 5th International Conference on
Print_ISBN :
0-7803-7889-X
DOI :
10.1109/ICASIC.2003.1277415