Title :
Electrical and geometrical circuit performance using an advanced sea-of-gates philosophy
Author :
Duchene, P. ; Heeb, H. ; Osseiran, A. ; Declercq, Michel ; Fichtner, W.
Abstract :
A sea-of-gates array has been designed to support random and regular logic and analog circuits. Its philosophy is to promote wiring and communication instead of packing as many transistors as possible on the array. At the global level, because of the saved routing area, densities as good as those obtained with a standard cell design style are achieved. Some important results on circuit densities and electrical performance are presented and discussed for the different circuit families. These results are compared with those obtained with other design styles. Several suitable CAD (computer-aided design) tools are presented
Keywords :
cellular arrays; circuit CAD; logic CAD; logic arrays; CAD tools; circuit densities; computer-aided design; electrical performance; geometrical circuit performance; routeing area saving; sea-of-gates array;
Conference_Titel :
Custom Integrated Circuits Conference, 1989., Proceedings of the IEEE 1989
Conference_Location :
San Diego, CA, USA
DOI :
10.1109/CICC.1989.56692